# A Wideband Noise-Canceling CMOS LNA With Enhanced Linearity by Using Complementary nMOS and pMOS Configurations

Benqing Guo, Jun Chen, Lei Li, Haiyan Jin, and Guoning Yang

Abstract—A complementary noise-canceling CMOS low-noise amplifier (LNA) with enhanced linearity is proposed. An active shunt feedback input stage offers input matching, while extended input matching bandwidth is acquired by a  $\pi$ -type matching network. The intrinsic noise cancellation mechanism maintains acceptable noise figure (NF) with reduced power consumption due to the current reuse principle. Multiple complementary nMOS and pMOS configurations commonly restrain nonlinear components in individual stage of the LNA. Complementary multigated transistor architecture is further employed to nullify the third-order distortion of noise-canceling stage and compensate the second-order nonlinearity of that. High third-order input intercept point (IIP3) is thus obtained, while the secondorder input intercept point (IIP2) is guaranteed by differential operation. Implemented in a 0.18-µm CMOS process, the experimental results show that the proposed LNA provides a maximum gain of 17.5 dB and an input 1-dB compression point (IP<sub>1 dB</sub>) of -3 dBm. An NF of 2.9-3.5 dB and an IIP3 of 10.6-14.3 dBm are obtained from 0.1 to 2 GHz, respectively. The circuit core only draws 9.7 mA from a 2.2 V supply.

Index Terms—Complementary configurations, current mirror (CM), derivative superposition, linearization, low-noise amplifier (LNA), multigated transistor (MGTR), noise cancellation, third-order input intercept point (IIP3).

## I. INTRODUCTION

The noise figure (NF) of low-noise amplifiers (LNAs) is a key parameter since it determines the overall noise performance of receivers. In retrospect, a number of CMOS LNAs combining a wideband input match have been proposed. One of the efficient ways to achieve low noise is the thermal noise cancellation technique. In noise-canceling LNAs, wideband input matching, high gain, and low NF can be achieved simultaneously. Based on feed-forward noise cancellation principle, two fundamental noise cancellation topologies, including the main and auxiliary paths, are the resistive shunt feedback LNA and the common-gate (CG) and common-source (CS) LNA, respectively [1], [2]. As shown in Fig. 1(a), the resistive shunted transistor  $M_1$  provides an input impedance matching,

Manuscript received February 4, 2016; revised July 27, 2016 and December 24, 2016; accepted January 13, 2017. Date of publication February 17, 2017; date of current version April 20, 2017. This paper was approved by Associate Editor Ali M. Niknejad.

B. Guo, J. Chen, L. Li, and H. Jin are with the University of Electronic Science and Technology, Chengdu 611731, China (e-mail: rficgbq@gmail.com).
G. Yang is with Qualcomm Atheros Company, Ltd., Shanghai 201203,

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2017.2657598

China.



Fig. 1. Noise-canceling LNAs. (a) Resistive shunt feedback topology. (b) CG-CS topology. (c) Single-ended CG-CS topology. (d) CG-CS topology with CM combination network.

while the CS transistor  $M_2$  serves as a voltage-sensing stage. The voltage source  $V_S$  induces two in-phase signals in superposition at the single output voltage node. The channel thermal noise current of  $M_1$ ,  $i_{n1}$  flows along  $R_F$  and  $R_S$  path direction, and produces two in-phase net noise voltages. The two noise voltages are source followed and inverted, respectively, and reductively combined at output node due to off-phase polarity. Provided the transconductance of  $M_2$  and  $M_3$  and the values of the feedback resistance  $R_F$  and source resistor  $R_S$  are chosen properly, the noise of  $M_1$  can be fully canceled. More interestingly, the distortion of  $M_1$  can be canceled simultaneously. The CG–CS noise-canceling LNA is shown in Fig. 1(b) where the CG transistor  $M_1$  as an input matching stage provides the impedance matching and the CS transistor  $M_2$ serves as a noise-canceling stage. Its noise-canceling principle is quite similar to the former and not repeated again.

Several variants of the CG-CS noise-canceling LNA have been reported consecutively thereafter [3]–[8]. In contrast to Fig. 1(b), Fig. 1(c) adds the CS transistor  $M_3$  to convert differential signals into single-ended output while using multiple inductors to resonate the parasitics of the LNA for

ultra-wideband applications [4]. Complementary CG input configuration is further adopted to reduce the second-order interaction and improve the linearity of the LNA [5]. To avoid undesirable distortions by the voltage-current conversion of  $M_3$ , a noise-canceling LNA based on current amplification is shown in Fig. 1(d), where the current mirror (CM)  $(M_3 \text{ and } M_4)$  is used to combine the output signals of the CG stage and the CS stage directly in current mode [6], [7]. With a proper choice of the CM ratio N and the transconductance ratio of  $M_1/M_2$ , the noise and distortion currents of  $M_1$  can be fully canceled. Inferior to inherent wideband input matching advantage of the CG-CS noise-canceling LNA, the CS input transistor in the resistive shunt-feedback noisecanceling LNA, necessities the additional feedback resistor  $R_F$ to provide low input resistance. Since the feedback resistor  $R_F$ contributes noise by itself, it makes the topology less attractive comparatively. Even so, this topology still gets evolved to multiple variants with updated techniques: a gain-enhanced unit is inserted into the main path to increase the overall gain and match the phase delay for two paths [9]. Distortions from the additional pMOS transistor and the nMOS one compensate with each other in the noise-canceling stage [10]. In [11] and [12], complementary configurations are commonly exploited to optimize the linearity and power consumption. In sum, although the distortion from the input match stage is canceled, there is still residual distortion component from the noise-cancellation stage, constructing limitation for high linearity. Besides the robustness of linearization in complementary configuration for process, voltage, and temperature variations is intensively investigated [13], some efforts have also been exerted to reduce the second-order distortion of the noise-canceling stage [7], [11]. But the IP3 improvement is limited due to the remained third-order distortion of that. In contrast, studies [8] and [10] cope with the latter but neglect the former. As a result, minimizing the distortion in the noise-canceling stage poses design challenges, which are addressed in this paper.

Extracted from Fig. 1, a macromodel of noise-canceling LNAs basically includes such three stages: an input matching stage, a noise-canceling stage, and an output stage. At main path direction, the input matching stage, whether the resistive feedback or CG-CS, assumes matched input impedance, while the noise by itself will flow along with two paths separately, and combine out of phase or in phase throughout output stage dependent on specific output port of single and differential style. The noise-canceling stage at auxiliary path with high input resistance just adds a transfer path for signal *Vs* and the noise from the main path, and normally consumes large current to inhibit its own noise contribution. Output stage may use resistive load or more linear CM load.

In this paper, we try to develop a noise-canceling LNA with CM load, incorporating active feedback input matching stage. Shown in Fig. 2 is the conceptional diagram of the possible LNA. With decreased supply voltage accompanying the scaling down of CMOS technology, the traditional RF circuit operating in voltage mode faces with more challenge of degenerated linearity due to limited voltage headroom. The RF circuit topology with CMs is expected



Fig. 2. Conceptional diagram of the proposed LNA.



Fig. 3. Proposed basic differential noise-canceling LNA.

to outperform it by operating the signal in high dynamic current mode, where linearity is theoretically limited by power consumption instead of voltage supply. It has been reported that the RF front-end merging CMs demonstrate excellent performance in low-voltage supply scenario [14]. Similarly, the shunt feedback LNA combined with the CM combining network possibly also has a good performance potential. Based on this observation, a wideband noise-canceling amplifier is developed with enhanced linearity. A combination of complementary configurations and linearization by derivative superposition is used to mitigate both the second-order and third-order distortions. The theory and method are validated by the simulated and experimental results. Specifically, this paper is organized as follows. Section II details the proposed wideband LNA, including analysis for the major parameters. In Section III, experimental results are given and discussed to validate the theory. Finally, Section IV concludes this paper.

#### II. PROPOSED LNA CIRCUIT

Shown in Fig. 3 is the proposed preliminary noise-canceling LNA schematic, consisting of a CS input stage  $(M_1)$  with active shunt feedback  $(M_5)$  and a CM  $(M_3)$  and  $M_4$  in the main path, and a noise-canceling stage  $(M_2)$  in the auxiliary path. The CS input stage provides the input impedance matching by active shunt feedback and converts input voltage signal into current signal. The CM combination network combines the output currents of the main and auxiliary paths, avoiding the use of on-chip inductors and achieving a compact design. Moreover, current mode amplifying by factor N via the CM also enhances the transconductance of the main path, effectively reducing the noise contribution of the following stages. Medium threshold transistors  $(V_{th})$  are



Fig. 4. Calculated input resistance  $R_{\rm in}$  with respect to the variations of transconductance ratio,  $g_{m3}/g_{m1}$  under different values of  $g_{m5}$ .

utilized in the CMs to save more voltage headroom. The noise-canceling stage is for noise and distortion cancellation and further increases the transconductance of the circuit as well. A common-mode feedback circuit is to stabilize the dc output level around  $V_{\rm DD}/2$  by adaptively tuning the bias of  $M_2$ . The architecture is differential to avoid common-mode pickups and even-order distortion.

# A. Impedance Matching and Gain

At low frequencies, the single-ended input resistance of the presented circuit in Fig. 3,  $R_{in}$  can be expressed as

$$R_{in} = \frac{1}{g_{m5} \left(1 + \frac{g_{m1}}{g_{m3}}\right)} \tag{1}$$

where parameters  $g_{m1}$ ,  $g_{m3}$ , and  $g_{m5}$  are the small signal transconductance of transistors  $M_1$ ,  $M_3$ , and  $M_5$ , respectively. The input impedance matching here is designed with active shunt feedback. It derives from the active resistive shunt feedback just by removing the feedback resistor  $R_F$  in [15, Fig. 7]. Under the determined input matching relationship, a smaller  $g_{m1}$  can be used with reduced bias current consumption in the CS input transistor,  $M_1$ .

Shown in Fig. 4 is the calculated single-ended  $R_{\rm in}$  versus variations of transconductance ratio of  $g_{m3}/g_{m1}$  with different values of  $g_{m5}$ . First,  $g_{m5}$  cannot be too large for low-noise design which soon can be seen in the Section II-B. Meanwhile, smaller  $g_{m3}$  can facilitate input matching, but the resulted high-resistance node at the drain of  $M_3$  will reduce the headroom of the CS input transistor, degrading the linearity of the LNA. Particularly, an off-chip balun with the ratio of 1:(2)<sup>1/2</sup> converts the 50- $\Omega$  single-ended resistance to 100  $\Omega$ differential one at the input port. And the resulted passive voltage gain partially inhibits the following noise contribution of the circuit [16]. In this paper, a slight impedance mismatch is introduced by setting  $R_{\rm in}$  around 70  $\Omega$ . And a  $\pi$ -type matching network of off-chip components resonating with on-chip input equivalent parasitic capacitances can extend the input matching bandwidth of the circuit while maintaining in-band  $S_{11}$  below a certain level (typically -10 dB) with a higher  $R_{\rm in}$  which will be shown in Section II-D.

For simplicity of the following analysis, only the equivalent left half of the differential circuit is concentrated on. As in Fig. 5(a), input signal  $v_i$  has two flow paths. In the main path,  $v_i$  is converted by  $M_1$  into the signal current, and



Fig. 5. (a) Simplified single-ended diagram of noise-canceling LNA with signal and noise flow paths. (b) Equivalent single-ended small signal model for noise-canceling analysis.

further amplified by the CM,  $M_{3,4}$  in current domain, resulting in one signal current output at output node  $v_o$ ; in the auxiliary path,  $v_i$  is converted by  $M_2$  into the other signal current output also appearing at the same output node. The two signal current outputs have the same polarity and thus are in superposition. Specifically, the small-signal gain is expressed as follows:

Gain = 
$$G_m R_L = (Ng_{m1} + g_{m2})R_L = 2N(g_{m1} + g_{m3})R_L$$
 (2)

where parameter N denotes the scaling ratio of the CM and  $g_{\rm m2}$  is the transconductance of  $M_2$ , while  $G_m$  and  $R_L$  characterize the equivalent transconductance and load resistor of the circuit. The simplification in (2) uses a noise-canceling condition which will be detailed in the soon later. It requires that the transconductance of  $M_2$ ,  $g_{\rm m2}$  takes

$$g_{m2} = N(g_{m1} + 2g_{m3}). (3)$$

Although meeting the equation hints an imbalance between  $Ng_{m1}$  and  $g_{m2}$ , one can see that the main and auxiliary paths intersect at single-ended output node, and then, the differential circuit still has a balanced gain.

#### B. Noise Analysis

The noise of  $M_1$  also flows along two paths. As shown in Fig. 5(a), a portion of noise current  $i_{n1}$  is directly amplified by the CM, leading to a noise current output by the main path. Additionally, it produces a noise voltage at node  $v_m$ . The noise



Fig. 6. Calculated NF contour with respect to the parameter variations of N and  $g_{m2}$  with  $\gamma/\alpha=0.9,\ g_{m3}=g_{m1}/4,\ \text{and}\ R_{\text{in}}=70\ \Omega.$ 

voltage is source followed to  $v_i$  node and further is converted into a noise current by  $M_2$  in the auxiliary path. The two noise currents in both paths have the opposite polarity, and can cancel each other at the output node upon meeting the noise-canceling condition provided some electrical parameters of the circuit are properly designed. Fig. 5(b) shows the equivalent single-ended small signal model of the proposed LNA for noise-canceling analysis. To obtain null noise output from the single thermal noise source of  $M_1$ ,  $i_{n1}$ , we have the following KCL relationships:

$$\begin{cases} \frac{v_1}{R_s} = g_{m5}v_5\\ v_5 = v_m - v_1\\ -g_{m3}v_m = g_{m1}v_1 + i_{n1}\\ -g_{m4}v_m + g_{m2}v_1 = 0. \end{cases}$$
(4)

Solving the equation yields the noise cancellation condition as in (3). Interestingly, the thermal noise source of  $M_3$  follows the same noise-canceling procedure as described in (4), and produces no noise contribution in theory.

With thermal channel noise of MOSFETs only being considered for simplicity, the noise factor, F yields

$$F = 1 + F_{M1} + F_{M2} + F_{M3} + F_{M4} + F_{M5}$$

$$= 1 + \frac{\gamma}{\alpha} \frac{g_{m1}[N(g_{m1} + 2g_{m3}) - g_{m2}]^{2}}{R_{s}G_{m}^{2}(g_{m1} + g_{m3})^{2}} + \frac{4\gamma}{\alpha} \frac{g_{m2}}{R_{s}G_{m}^{2}}$$

$$+ \frac{\gamma}{\alpha} \frac{g_{m3}[N(g_{m1} + 2g_{m3}) - g_{m2}]^{2}}{R_{s}G_{m}^{2}(g_{m1} + g_{m3})^{2}} + \frac{4\gamma}{\alpha} \frac{Ng_{m3}}{R_{s}G_{m}^{2}} + \frac{\gamma}{\alpha} R_{s}g_{m5}$$
(5)

where  $F_{Mi}$  characterize the excess noise factor contributed by  $M_i$  (i takes 1–5, respectively). Parameters  $\alpha$  and  $\gamma$  are bias-dependent parameters [17]. According to the equations, noise contributions from  $M_1$  and  $M_3$  can be canceled due to the aforementioned noise-canceling principle. With proper ratio factor N, noise contribution by  $M_4$  can be better inhibited, while  $M_5$  also contributes little noise output if a small transconductance is correspondingly designed. The remained main noise source still comes from  $M_2$ . To decrease the noise contribution of  $M_2$ , large transconductance of  $M_2$  is of necessity.

To gain intuitional design insights into the relationship between parameters choosing and electrical performances, hand calculations and simulations are done. Fig. 6 shows the calculated NF contour with respect to parameter variations of N and  $g_{m2}$  with  $\gamma/\alpha = 0.9$ ,  $g_{m3} = g_{m1}/4$ , and  $R_{\rm in} = 70 \ \Omega$ . For a given NF, N and  $g_{\rm m2}$  around the turnaround of the contour lead to the lowest power consumption. Fig. 7(a) shows the calculated NF by further varying the current mirroring ratio N and transconductance ratio of  $g_{m3}/g_{m1}$  upon meeting the noise-canceling condition, where  $\gamma/\alpha = 0.9$  is assumed. Adopting the CM load network to combine the main path and the auxiliary path together, we can obtain high gain and low NF well below 3 dB by increasing N, in general, while the equivalent transconductance of the circuit is enhanced, too. Unfavorably, it coexists with the penalty of large current consumption or large transistor scaling size along with undesirable large parasitics. For the latter, as a rule of thumb, the limited bandwidth of such a CM is estimated by  $f_T/(N+1)$ , where  $f_T$ is the unit gain frequency of a CM transistor [18]. Moreover, a small  $g_{m3}/g_{m1}$  is preferred for low power. However, the impedance of the drain node  $v_m$  of  $M_3$  will get larger in the case of a small  $g_{m3}$  being adopted, which goes against the low node impedance principle of current mode method in [14] and degrades the linearity of the main path. To achieve a balance between NF, gain, linearity, and power consumption, proper scaling ratio and transconductance ratio should be carefully selected. N = 2.5 and  $g_{m3} = g_{m1}/4$  are finalized by Spectre-RF simulations. Shown in Fig. 7(b) is just the relative noise contribution by individual components in the proposed LNA of Fig. 3 with the optimized CM ratio and the transconductance ratio.

The noise factor of the LNA can be further rearranged as

$$F = 1 + \frac{\gamma}{\alpha} \frac{g_{m1}(g_{m1} + 2g_{m3})^{2}(1 - m)^{2}}{R_{s}(g_{m1} + g_{m3})^{2}[g_{m1} + m(g_{m1} + 2g_{m3})]^{2}}$$

$$+ \frac{4\gamma}{\alpha} \frac{m(g_{m1} + 2g_{m3})}{R_{s}N[g_{m1} + m(g_{m1} + 2g_{m3})]^{2}}$$

$$+ \frac{\gamma}{\alpha} \frac{g_{m3}(g_{m1} + 2g_{m3})^{2}(1 - m)^{2}}{R_{s}(g_{m1} + g_{m3})^{2}[g_{m1} + m(g_{m1} + 2g_{m3})]^{2}}$$

$$+ \frac{4\gamma}{\alpha} \frac{g_{m3}}{R_{s}N[g_{m1} + m(g_{m1} + 2g_{m3})]^{2}} + \frac{\gamma}{\alpha}R_{s}g_{m5}$$
 (6)

with the noise-canceling coefficient (NCC), m defined as

$$m = \frac{g_{m2}}{N(g_{m1} + 2g_{m3})}. (7)$$

It can be seen that (6) precisely collapses to (5) when m takes one. Fig. 8 shows the variations of excess noise factor of  $M_1$  and  $M_3$ ,  $F_{M1}$  and  $M_3$  versus deviations of the source resistance,  $R_S$  and the NCC, m and noise factor variations of the LNA under the condition of N=2.5 and  $g_{m3}=g_{m1}/4$ ,  $R_{\rm in}=70~\Omega$ , and  $\gamma/\alpha=0.9$ . As large as  $\pm 20\%$  deviations of both  $R_s$  and m, lead to the  $F_{M1}$  and  $M_3$  degrading about 0.05. Fig. 8(b) indicates that change as large as  $\pm 30~\%$  in m increases  $F_{M1}$  and  $F_{M3}$  in sum about 0.1. Thus, the noise-canceling process is insensitive to device parameter deviations. When m goes beyond one,  $F_{M2}$  and  $F_{M4}$  decrease, because the LNA has higher gain. As shown in Fig. 8(c), the total noise factor of the LNA becomes fairly flat in the region where NCC is larger than one, since the degree to which the  $F_{M2}+F_{M4}$  is ameliorated compensates the degree to which





Fig. 7. (a) Calculated NF and gain versus current mirroring ratio N and transconductance ratio  $g_{m3}/g_{m3}$ . (b) Simulated relative noise contributions by individual components in the proposed LNA.







Fig. 8. (a) Variation of excess noise factor of M1 and M3,  $F_{m1} + F_{m3}$ , versus the deviations of  $R_s$  and m. (b)  $F_{m1}$  and  $F_{m3}$  with respect to the deviation of m. (c) Noise factor and NF with respect to the deviation of m.

 $F_{M1} + F_{M3}$  is deteriorated. Because the NF is not minimized at m = 1, the optimized NF for the LNA can be fixed at m greater than one provided that power consumption constraint is met.

#### C. Linearity Analysis

Shown in Fig. 9 is the small signal equivalent model for nonlinearity analysis of the circuit, where the transconductance nonlinearity of devices is deemed as the main distortion source and the output conductance nonlinearity of that is ignored. Moreover, the memoryless Taylor series is applied

to reduce the analysis complexity. Performing derivations as in the Appendix, we express the third-order input intercept point (IIP3) expression for the circuit in the following:

IIP3 = 
$$\sqrt{\frac{4}{3} \left| \frac{B_1 a_1}{B_1 a_3 + 2(B_2 + 2g'_{m2})a_1 a_2 + B_3 a_1^3} \right|}$$
 (8)

where parameters  $a_1$ – $a_3$  and  $B_1$ – $B_3$  are defined in the Appendix. Differential architecture of the LNA justifies that we can neglect (A23). But (A24) presents a more complicated nonlinearity characteristic. There are the third-order nonlinear cross items between  $M_{2,4,5}$  and  $M_{1,3}$ , the third-order nonlinear



Fig. 9. Small signal equivalent model for the nonlinearity analysis of the circuit.



Fig. 10. Evolution from individual nMOS and pMOS architectures to stacked nMOS/pMOS configuration with linearized circuits (bias not shown).

cross items among  $M_{2,4,5}$ , and the third-order nonlinear items by  $M_2$ ,  $M_4$ , and  $M_5$  themselves but irrespective of that by  $M_{1,3}$  due to the noise-canceling principle.

The multigated transistor (MGTR) [also named as derivation superposition (DS)] technique [19] can cancel the third-order nonlinearity around a linearized window by carefully designing the size and bias of an auxiliary transistor. To minimize power consumption, it is also desirable to bias the auxiliary transistor in weak-inversion region. The main drawback is that the combined second-order distortion coefficient is accumulated instead of impaired desirably. The accumulated second-order distortion coefficient then interacts with the parasitics distributed in the circuit, which inevitably constructs a limitation for IP3 at high frequencies (so-called second-order interaction in [20]). Modified DS with a rotated additional vector compensating the composite vector of the second-order and third-order nonlinear items is effective only for point frequency and not suitable for wideband applications [21]. On the other hand, for long channel devices obeying square law, complementary configurations theoretically nullify high-order distortions of circuits if complementary mismatch between the nMOS and pMOS device is neglected [22]. By using short channel I-V model, IP2 is optimized specifically for the stacked nMOS/pMOS circuit in submicrometer process in [7] and [23], but IP3 is yet to be improved efficiently. As in Fig. 10, the foregoing

circuit is evolved to a stacked nMOS/pMOS configuration. Especially in the case of the complementary mismatch, the second-order distortion of a half circuit in Fig. 10 inevitably becomes nonzero, but this can be canceled in a differential configuration in our LNA. One point deserving attention is that the residual second-order distortion coefficient,  $g_m$  due to the mismatch will affect IP3 as shown in the Appendix. CM biasing as shown later is thus used for the complementary configurations for  $g_m$  minimization. Moreover, additional complementary transistors  $M_{n6}$  and  $M_{p6}$  using the MGTR technique are added to compensate the third-order distortion in the noise-canceling stage. The proposed circuit is then expected to outperform [7] with respect to IP3. In sum, the complementary configurations and MGTR technique are combined to cancel the third-order nonlinearity and reduce the second-order nonlinearity in the circuit simultaneously. Due to the symmetry of the circuit, complementary nMOS/pMOS transistors in Fig. 10 can be simply combined into composite transistors to simplify the following analysis. As shown in Fig. 10,  $M_i$  represents the combination of  $M_{ni}$  and  $M_{pi}$ , where i equals 1-6. Consequently, we have following relationship:

$$\begin{cases} g_{mi} = g_{mni} + g_{mpi} \\ g'_{mi} = g'_{mni} - g'_{mpi} \\ g''_{mi} = g''_{mni} + g''_{mpi} \end{cases}$$
(9)





Fig. 11. (a) Second-order and (b) third-order nonlinear coefficients of stacked pMOS/nMOS CS input stage





Fig. 12. (a) Second-order and (b) third-order nonlinear coefficients of CSF stage.

where  $g_{mni}$ ,  $g_{mpi}$ , and  $g_{mi}$  denote the transconductance of transistor  $M_{ni}$  and  $M_{pi}$ , and composite transistor  $M_i$ , respectively,  $g'_{mni}$ ,  $g'_{mpi}$ ,  $g'_{mi}$ ,  $g''_{mpi}$ ,  $g''_{mpi}$ , and  $g''_{mi}$  are the first-order and second-order derivatives of the transconductance of transistor  $M_{ni}$  and  $M_{pi}$ , and the composite transistor  $M_i$ , respectively. By replacing (9) into (A24), the third-order nonlinear component for the complementary circuit in Fig. 10 can be approximately modeled.

By properly designing the size and bias of complementary circuits in the proposed circuit of Fig. 10, the second-order nonlinear components can be generally reduced. Demonstrated in Fig. 11 are the simulated nonlinear results of stacked pMOS-nMOS CS input stage where the horizontal axis is referred to the bias of  $M_{n1}$ . The second-order and third-order nonlinearity coefficients of CS input stage,  $g_{mn1}^{\prime}-g_{mp1}^{\prime}$  and  $g''_{mn1} + g''_{mn1}$  can be greatly attenuated when the optimized bias of CS input stage is designed just around the sweet spot, namely,  $V_{gs,Mn1}$  taking 0.6 V. Of course, normally they cannot be canceled simultaneously due to high-order nonlinearity difference between submicrometer pMOS and nMOS devices. Similarly, shown in Fig. 13(a) are the simulated transconductance curves of the individual transistors of stacked pMOS-nMOS auxiliary stage and linearized stage where the horizontal axis is referred to the bias of  $M_{n2}$ , and their final combination. It can be seen that the combined  $g_m$  value is more linear than the individual's. Fig. 13(b) shows the transconductance derivative curves and desirable

second-order distortion reduction effect. It is interesting that the combined  $g'_{mn2} - g'_{mp2}$  have the opposite polarity and approximated amplitude with the combined  $g'_{mn6} - g'_{mp6}$ , making the second-order nonlinearity of the auxiliary stage negligible and leading the equivalent composite  $g'_{m2}$  nullified in (A24). Demonstrated in Fig. 12 are the simulated results of the complementary source follower (CSF) where the horizontal axis is referred to the bias of  $M_{n5}$ . The optimized bias of the CSF stage is designed by taking  $V_{gs,Mn5}$  as 0.68 V, making the second nonlinearity can be greatly attenuated, too. Although it is not so flat with respect to the bias of device, the value as small as a factor of 10 compared with that of the CS input stage and auxiliary stage make its effect negligible.

Until now, all the items related to the second-order non-linearity coefficients in (A24) can be neglected approximately thanks to multiple complementary figurations, and only the first two items related to the third-order nonlinearity coefficients remain. Specifically, as in Fig. 12, the bias of  $M_{n5}$  and  $M_{p5}$  is trimmed around the negative peak of their third-order nonlinear coefficients to cancel the residual third-order distortion components by  $M_{n4}$  and  $M_{p4}$ ,  $g_{mn4}'' + g_{mp4}''$ . Simulations indicate that, although biased with large overdrive voltage,  $M_{n4}$  and  $M_{p4}$  still contributes some third-order distortion, deteriorating the linearity. This is commonly neglected in previous studies with CMs [6]–[8]. Making the two nonlinear items related to  $g_{m4}''$  and  $g_{m5}''$  in (A24) compensate with each







Fig. 13. (a) Transconductance, (b) first-order, and (c) second-order derivatives of transconductance of complementary auxiliary stage and linearized stage.

other yields

$$g_{m5}^{"} = \frac{g_{m1}^3}{NR_s(g_{m1} + g_{m3})^4} g_{m4}^{"}.$$
 (10)

The typical value for the circuit is  $g''_{m5} = 0.3g''_{m4}$ . Furthermore, Fig. 13(c) shows the third-order nonlinear coefficient superposition results of auxiliary stage and linearized stage. There is a linearized window around the bias of 0.7 V with the combined third-order nonlinear coefficients being equal to zero, corresponding to the equivalent  $g''_{m2}$  in (A24) being null. The optimized bias of  $M_{n2}$  is designed just taking  $V_{gs,Mn2}$ as 0.7 V. At high frequencies, the second-order interaction, normally the product of  $g'_{mi}$  and frequency-dependent memory network functions can construct limitations for IP3 [20]. Thanks to the compensated  $g'_{mi}$ , IP3's dependency on the frequency is expected to be alleviated. In sum, high linearity is expected with the above-mentioned strategy applied to the circuit.

## D. Bandwidth

There is parasitic effect mainly distributed at three nodes of Fig. 5. At input node  $v_i$ , parasitic capacitance  $C_{in}$  accounts for the gate-source capacitance of  $M_1$ ,  $M_2$ , and  $M_5$ . Large parasitic capacitances deteriorate input matching at high frequencies. In the main path, the pole of node  $v_m$  constitutes a limitation for bandwidth. At output node  $v_o$ ,  $C_L$  includes the following mixer input parasitic capacitance. First, the limitations by the parasitic capacitances of  $M_2$  and  $M_4$  at node  $v_o$ can be ignored, since the load resistance  $R_L$  is small enough. Typically taking  $R_L = 100 \Omega$ , for example,  $C_L$ , modeling the input parasitic by the following mixers equals 0.5 pF. The resulted pole is located around 20 GHz. Thus toward the circuit in Fig. 10, the bandwidth of node  $v_i$  and  $v_m$  yields

$$\omega_{i} = \frac{1}{R_{s}(C_{gsM1} + C_{gsM2} + C_{gsM5} + C_{gsM6})}$$

$$\omega_{m} = \frac{g_{m3}}{C_{gsM3} + C_{gsM4} + C_{gdM5}}$$
(11)

$$\omega_m = \frac{g_{m3}}{C_{\sigma sM3} + C_{\sigma sM4} + C_{\sigma dM5}} \tag{12}$$

where  $C_{gsM1}$ ,  $C_{gsM2}$ ,  $C_{gsM3}$ ,  $C_{gsM4}$ , and  $C_{gsM5}$  are the gate-source capacitance of equivalent composite transistors  $M_1$ – $M_6$ , respectively. And  $C_{gdM5}$  is the gate-drain capacitance of the composite  $M_5$ . Simulations indicate that  $\omega_i$  is smaller than  $\omega_m$ . To cope with input matching degradation, a  $\pi$ -type network, including off-chip  $L_1$ ,  $C_1$ , and internal parasitic  $C_{in}$  is designed. As in Fig. 14, effect of bondwire is also incorporated



Fig. 14. Input matching versus the inductance  $(L_{bw})$  variation of the bondwire.

into this resonate network.  $C_1$  stands for the parasitic capacitance of the testing board and extra matching capacitance,  $L_{bw}$  is the inductance of the bondwire, and  $R_{bw}$  denotes the parasitic resistance of the bondwire.  $R_{in}$  and  $C_{in}$  are the equivalent input resistance and capacitance of the LNA, respectively. As described in [34], to relieve the deteriorated input matching bandwidth due to the decreased input resistance  $Z_{\rm in}$  via  $C_{\rm in}$ when frequency is increased, the optimal  $R_{\rm in}$  can take a higher value than exact 50  $\Omega$  in practice. The resulted  $S_{11}$  is -15.6 dB when  $R_{\rm in}$  is fixed around 70  $\Omega$ .  $C_{\rm in}$  extracted from simulations is about 1.4 pF.  $L_{bw} = 1$  nH and  $R_{bw} = 1$   $\Omega$  are assumed. With this matching network, a broaden input matching bandwidth can be achieved than an original L-type ( $L_{bw}$  and  $C_{in}$ ) network, as shown in Fig. 14. Besides  $S_{11}$  well below -10 dBat low-frequency band, the upper bound for  $S_{11}$  <-10 dB with L-type matching is 0.9 GHz, while it is 2 GHz with the  $\pi$ -type matching even under  $\pm 20\%$  inductance variation. Thus, the proposed LNA is expected to have good input matching bandwidth. To alleviate the limitation by parasitic capacitance at node  $v_m$ , the neutralization technique is adopted to mitigate gain and bandwidth confliction [6], [24]. Specifically, crosscoupled capacitors  $C_{ntr1,2}$  are added between the input and the output of the CMs to extend the operation bandwidth by compensating the Miller capacitance effect.

# III. RESULTS AND DISCUSSION

A differential LNA has been fabricated in a 0.18-μm RF CMOS technology, by using the proposed complementary noise-canceling technique. By changing the CM ratio N



Fig. 15. Completed schematic of the proposed complementary noise-canceling LNA.



Fig. 16. Bias circuit for the proposed LNA.

and auxiliary transistors scaling size via the switch control, we can realize high- and low-gain modes of the LNA, to avoid possible saturation in the case of strong receiving signals. In addition, to minimize die size and add the circuit tuning flexibility, the matching components of inductor  $L_1$ and capacitor  $C_1$  are implemented by off-chip components. Fig. 15 shows the complete schematic view of the LNA, where a strong virtual ground  $v_g$  is formed by connecting the source terminals of differential transistors  $M_{n1}$  and  $M_{n1}$ . A CM-based bias circuit is employed to reduce the influence of process and temperature variation. As in Fig. 16, the applied voltage  $V_{\rm DD}/2$ is source followed by  $M_{\rm BN}$  and  $M_{\rm BP}$  to produce  $V_{bn1}$  and  $V_{bp1}$ , fixing the source voltage of the CS input stage around middle of power supply, and a scaled version of the similar biasing scheme is used to bias the CSF [25]. The bias of the linearized circuit is correspondingly generated by the CMs in Fig. 16, and so is the bias of auxiliary transistor  $M_{n2}$ . The core component values of the circuit are tabulated in Table I. Fig. 17 shows the micrograph of the LNA with a size of  $0.89 \times 0.71 \text{ mm}^2$ including all pads. The LNA core consumes 9.7 mA and the supply voltage is 2.2 V to provide enough voltage headroom.

TABLE I
DEVICE PARAMETERS FOR THE PROPOSED LNA

| Transistors | W/L (μm/μm) | Transistors | W/L (μm/μm) |  |  |
|-------------|-------------|-------------|-------------|--|--|
| $M_{nl}$    | 30/0.18     | $M_{n2}$    | 50/0.18     |  |  |
| $M_{p1}$    | 60/0.18     | $M_{p2}$    | 125/0.18    |  |  |
| $M_{n3}$    | 10/0.3      | $M_{n4}$    | 25/0.3      |  |  |
| $M_{p3}$    | 10/0.25     | $M_{p4}$    | 25/0.25     |  |  |
| $M_{n5}$    | 2/0.18      | $M_{n6}$    | 25/0.18     |  |  |
| $M_{p5}$    | 6/0.18      | $M_{p6}$    | 100/0.18    |  |  |



Fig. 17. Micrograph of the LNA.

Fig. 18 shows the measured results for  $S_{21}$  and  $S_{11}$  parameters with high- and low-gain modes, respectively. The gain of the proposed LNA is 14.6–17.5 dB, covering the frequency range of 0.1–2 GHz for high-gain mode, and about 9.5 dB in maximum for low-gain mode. The upper bound frequency of high-gain mode where  $S_{11} < -10$  dB is 2 GHz thanks to the  $\pi$ -type matching network. The  $S_{11}$  level is slightly improved at low-gain mode. The phenomenon can be ascribed to the decreased parasitic by enabling switch control to reduce the CM ratio N and transconductance of auxiliary stage. As in Fig. 19, the minimum NF value is 2.9 dB located at 0.9 GHz, while the average NF value is about 3 dB. The NF for high-gain mode is smaller than 3.5 dB across the



Fig. 18. Measured (a)  $S_{21}$  and (b)  $S_{11}$  with high- and low-gain modes.



Fig. 19. Measured NF with high- and low-gain modes.



Fig. 20. Measured IIP3 and IIP2 of the proposed LNA.

passband. The NF for low-gain mode is higher than that for high-gain mode only by about 1.2 dB due to the down-scaled CM factor N and transconductance of auxiliary stage. This NF result with low-gain mode is better than that in [7], where the inverter-configured auxiliary stage with a tunable feedback resistor approximately has the input resistance of  $1/g_m$ , since the input resistance of the voltage-sensing stage in common noise-canceling LNAs must be high enough not to degrade the noise canceling of input matching stage.

A two-tone test at 1 GHz with a 10-MHz tone separation indicates an IIP3 of 12.5 dBm, while a single-tone test at 1 GHz indicates an IP $_{1dB}$  of -3 dBm, which are shown in Fig. 20. The IIP3 characteristic of the proposed LNA across the passband was also examined with 10-MHz



frequency spacing at five different frequency points: 0.1, 0.5, 1, 1.5, and 2 GHz, respectively. As shown in Fig. 21(a), the IIP3 in maximum with high-gain mode is 14.3 dBm, and the minimum of IIP3 is 10.5 at 2 GHz; the IIP3 with low-gain mode has improvement as high as 3-4 dB over that with high-gain mode. Note that the IIP3 decreases as the working frequency increases, which possibly can be explained by parasitic capacitances in the circuit. As the frequency increases, the parasitic capacitances cause prominent unbalance phase shift between the main and auxiliary paths. It makes that the distortion cancellation condition under low frequency is not well satisfied any more, degrading the IIP3 as a result. Moreover, a 50-MHz separated two-tone input test is performed for IIP2 measurement with multiple samples. Since the sum of two tones is beyond the passband at 1.5 and 2 GHz, the difference of two tones is measured as the IMD2 component and two tone spacing at the moment takes 100 MHz to ensure the corresponding IMD2 component falling in the low side passband. Fig. 21(b) shows the measured IIP2 over ten samples. Under high-gain mode, it ranges from 39 dBm in the worst case to 43.6 dBm in the best case across the bandwidth. These results confirm the effectiveness of the proposed linearization technique over wide frequency range.

To check the sensitivity of IIP3 to two-tone spacing, IIP3 was also measured by fixing one input tone at one frequency point, while the offset frequency of the other input tone is varied from 10 to 100 MHz, correspondingly. Fig. 22 shows the IIP3 results of the proposed LNA for high-gain mode at 0.1, 1, and 2 GHz, respectively. The IIP3 results show small dependency on the offset frequency with the variation of IIP3 is not more than 3 dB, over the entire range of offset frequencies. Fig. 23 shows the simulated IIP3 and input 1-dB compress point (IP1dB) of the proposed LNA at 500 MHz with respect to the bias voltage of  $M_{n2}$ . With reduced  $V_{gs,Mn2}$ , the inverter-configured auxiliary stage starts to deviate from class-A amplification and enter into class-AB operation with expanded gain, which improves IP1dB but degrades IIP3 as in Fig. 23. Thus, a compromise has to be done between them and the optimized bias for high IIP3 is preferred in this paper.

Fig. 24 shows the simulated NF and IIP3 performance of the proposed LNA at 100 MHz and 1 GHz for temperature





Fig. 21. Measured (a) IIP3 and (b) IIP2 of the LNA across the passband.

TABLE II
PERFORMANCE SUMMARIES OF THE PROPOSED LNA AND COMPARISON WITH PREVIOUSLY REPORTED WIDEBAND LNAS

| Parameter | Bandwidth<br>(GHz) | Gain (dB) | NF (dB)              | IIP3 (dBm)             | IIP2<br>(dBm)      | Supply<br>(V) | Power<br>(mW) | Type/<br>NO. of<br>inductors | Active<br>Area<br>(mm²) | CMOS<br>(nm) |
|-----------|--------------------|-----------|----------------------|------------------------|--------------------|---------------|---------------|------------------------------|-------------------------|--------------|
|           | •                  | •         |                      | Noise ca               | ncelling LN        | As            | •             |                              | •                       |              |
| [2]       | 0.2~5.2            | 15.6      | 2.9~3.5              | 0~4                    | 20~22              | 1.2           | 21            | Sa/0                         | 0.01                    | 65           |
| [5]       | 0.8~2.1            | 14.5      | 2.5~2.8              | 16* <sup>e</sup>       | N/A                | 1.5           | 17.4          | S/0                          | 0.1                     | 130          |
| [1]       | 0.2~1.6            | 14        | 1.9~2.4              | 0e                     | 12e                | 2.5           | 35            | S/0                          | 0.075                   | 250          |
| [7]       | 0.048~1.2          | 14        | 2.9~3.2 <sup>d</sup> | 2.6~3.6 <sup>d</sup>   | 40~45 <sup>d</sup> | 2.2           | 34.8          | S/0                          | 0.16                    | 180          |
| [9]       | 0.1~5.1            | 10.7      | 2.9~5.4              | -6 <sup>e</sup>        | N/A                | 1             | 7             | S/0                          | 0.03                    | 65           |
| [11]      | 0.1~2.5            | 18        | 1.7~2.7              | -3~0                   | 18~21.5            | 1.2           | 13            | Db/0                         | 0.008                   | 65           |
| [12]      | 0.1~1.6            | 13        | 2.1~3.5              | 5.2~6                  | 24.5~27            | 1.2           | 20.8          | S/0                          | 0.014                   | 65           |
| [8]       | 0.05~0.86          | 14.5      | 3 ~4.2               | 2.4~3                  | 34~41              | 1.2           | 9.6           | D/2                          | 0.08                    | 130          |
| [10]      | 0.05~1             | 12.4      | 1.6~4                | 11.5~18                | 31~35              | 1.2           | 22.1          | D/0                          | 0.54**                  | 130          |
| [6]       | 0.02~1.2           | 20.5      | 3.1~4                | 2.7 <sup>e</sup>       | 43 <sup>e</sup>    | 1.8           | 32.4          | D/2                          | 0.12                    | 180          |
| T. W.     | 0.1~2              | 17.5      | 2.9~3.5 <sup>d</sup> | 10.6~14.3 <sup>d</sup> | 39~44 <sup>d</sup> | 2.2           | 21.3          | D/2                          | 0.63**                  | 180          |
|           |                    |           |                      | Resistive act          | ive feedback       | LNAs          |               | •                            |                         | •            |
| [24]      | 0.2~3.2            | 15.5      | 1.8~4.6              | -9.5~-7                | 6~8                | 1.2           | 25            | D/2                          | 0.134                   | 90           |
| [15]      | dc~6.5             | 16.5      | 2.7~3.5              | <b>-</b> 7∼1           | N/A                | 1.2           | 9.7           | S/0                          | 0.002                   | 90           |
| [27]      | 0.5~1.3            | 10        | 2.9~3.2              | 7.5 <sup>e</sup>       | 12.5e              | 2             | 18            | S/2                          | 0.07                    | 180          |
|           | •                  |           |                      | Resistive shu          | ınt feedback       | LNAs          | •             |                              | •                       | •            |
| [28]      | 0.04~0.9           | 20.3      | 3.7~5                | -10.8~-12.7            | N/A                | 1.8           | 43.2          | D/0                          | 0.57                    | 180          |
| [29]      | 0.1~2.3            | 21        | 1.4~2                | -1.5~-0.7              | N/A                | 1.8           | 18            | D/0                          | 0.06                    | 90           |
|           | •                  | •         |                      | Other LN               | A architectu       | ires          | •             | •                            |                         | •            |
| [30]      | .32~1              | 23.5      | 2.2~2.7              | -1~1                   | N/A                | 1.8           | 15.3          | S/0                          | 0.1                     | 180          |
| [31]      | dc~1.4             | 16.4      | 3~4.7                | -13.3~-9               | N/A                | 1.8           | 12.8          | S/D <sup>c</sup> /0          | 0.04                    | 180          |

aS single-ended topology; Dd differential topology; S/D single-ended input to differential output; maximal gain mode: measured at point frequency

<sup>\*</sup> two tone space:190MHz \*\* including pads





and process variation, where process corner scenarios of the slow–slow (SS), typical–typical (TT), and fast–fast (FF) are specifically included and 10-MHz tone separation is used again



Fig. 23. Simulated IIP3 and IP1dB versus the bias of  $V_{gs,Mn2}$  of the LNA.

for the IIP3 simulation. The NF degradation is below  $0.6~\mathrm{dB}$  compared with normal condition (TT and  $27~\mathrm{^{\circ}C}$ ) over all variations. And the NF is less than  $4~\mathrm{dB}$  in all cases as





Fig. 24. Simulated process and temperature variations of (a) NF and (b) IIP3. TT, SS, and FF denote typical, slow, and fast model, respectively.

shown in Fig. 24(a). In the case of IIP3, more than 8.5 dBm of IIP3 can be obtained in the LNA irrespective of process and temperature variation as shown in Fig. 24(b). The IIP3 shows up to -3.4 and +1.8 dB of variations compared with the value of typical condition (TT, 27 °C) over the process and temperature variations. Thanks to the replica bias scheme, the variation of the linearity and noise performances is relatively small and robustness of the proposed circuit is manifested.

Table II summarizes the performances of the proposed LNA in comparison with other recently published LNAs. With moderate power consumption, a superior linearity of IIP3 is achieved over most of other reported LNAs. Particularly even in contrast to the singled-ended CG-CS topology using similar complementary CM figuration [7], our differential architecture not only maintains good IIP2 performance but also has power consumption and IIP3 advantage, thanks to the combined complementary configurations and MGTR technique to minimize the distortion in the noise-canceling stage. A comparable bandwidth is obtained at the cost of using off-chip inductors to resonate the increased parasitic capacitance by the CSF and linearized circuit. Although implemented without state-ofart process and occupying larger die area, the proposed LNA achieves enhanced linearity and comparable noise performance while consuming moderate power.

#### IV. CONCLUSION

A wideband LNA with CM combination network is proposed. Thanks to noise cancellation, acceptable NF is obtained with moderate power consumption, while input matching bandwidth is extended by employing a  $\pi$ -type matching network. Complementary nMOS and pMOS configurations commonly restrain nonlinear components in individual stage of the LNA. Complementary MGTR technique is further employed to linearize the noise-canceling stage. Enhanced IIP3 is thus obtained, while IIP2 is also guaranteed by differential operation. The proposed LNA is fairly suitable for full-band mobile TV tuners [34] by covering the VHF of 174–245 MHz, UHF of 470–860 MHz, and L-band of 1452–1492 MHz and 1670–1675 MHz for individual mobile TV standards in different countries.

## APPENDIX

To characterize the nonlinearity of the proposed circuit in Fig. 9, we first express the two input voltages

 $v_i$  and  $v'_i$  as Taylor expansions of the differential signal voltages  $v_s$  and  $-v_s$ , respectively

$$v_i = a_1 v_s + a_2 v_s^2 + a_3 v_s^3 \tag{A1}$$

$$v_i' = -b_1 v_s + b_2 v_s^2 - b_3 v_s^3 \tag{A2}$$

where  $a_1$ – $a_3$  and  $b_1$ – $b_3$  are the linear gain, second-order, and third-order nonlinear coefficients, respectively. Later derivation indicates that  $b_1$ – $b_3$  are the same to  $a_1$ – $a_3$ . Taylor expansions only consider up to the third-order nonlinear components for simplicity, and the following is the same unless other stated. Applying Kirchhoff's current law at  $v_i$ ,  $v_i'$ , and  $v_m$  nodes of the circuit in Fig. 9, respectively, we have

$$\frac{v_i - v_s}{R_s} = g_{m5}(v_m - v_i) + \frac{g'_{m5}}{2}(v_m - v_i)^2 + \frac{g''_{m5}}{6}(v_m - v_i)^3$$
(A3)

$$\frac{v_i' + v_s}{R_s} = g_{m5}(v_m' - v_i') + \frac{g_{m5}'}{2}(v_m' - v_i')^2 + \frac{g_{m5}''}{6}(v_m' - v_i')^3$$
(A4)

$$i_m = g_{m1}v_i + \frac{g'_{m1}}{2}v_i^2 + \frac{g''_{m1}}{6}v_i^3 \tag{A5}$$

$$i_m = g_{m3}(-v_m) + \frac{g'_{m3}}{2}(-v_m)^2 + \frac{g''_{m3}}{6}(-v_m)^3$$
 (A6)

where  $g_{mi}$ ,  $g'_{mi}$ , and  $g''_{mi}$  (*i* takes 1, 3, and 5) are the transconductance of  $M_1$ ,  $M_3$ , and  $M_5$ , the first-order and second-order derivatives of that, respectively. Moreover, at output node  $v_o$ , we can have

$$i_2 = g_{m2}v_i' + \frac{g_{m2}'}{2}v_i'^2 + \frac{g_{m2}''}{6}v_i'^3 \tag{A7}$$

$$i_4 = g_{m4}(-v_m) + \frac{g'_{m4}}{2}(-v_m)^2 + \frac{g''_{m4}}{6}(-v_m)^3$$
 (A8)

$$i_o = i_4 - i_2 \tag{A9}$$

where  $g_{mi}$ ,  $g'_{mi}$ , and  $g''_{mi}$  (*i* takes 2 and 4) are the transconductance of  $M_2$  and  $M_4$ , the first-order and second-order derivatives of that, respectively. Parameters  $i_2$ ,  $i_4$ , and  $i_o$  are the drain current of  $M_2$  and  $M_4$ , and output current. Then, (A6) is further rearranged as follows:

$$v_m = h_1 i_m + h_2 i_m^2 + h_3 i_m^3 \tag{A10}$$

where

$$h_1 = -\frac{1}{g_{m3}}, \quad h_2 = \frac{g'_{m3}}{2g_{m3}^3}, \quad h_3 = \frac{g''_{m3}}{6g_{m3}^4} - \frac{g'_{m3}^2}{2g_{m3}^5}.$$
 (A11)

On the other hand, substituting (A5) into (A10) leads to the following equation:

$$v_m - v_i = (A_1 - 1)v_i + A_2v_i^2 + A_3v_i^3$$
 (A12)

where

$$A_{1} = h_{1}g_{m1}, \quad A_{2} = \frac{1}{2}h_{1}g'_{m1} + h_{2}g_{m1}^{2}$$

$$A_{3} = \frac{1}{6}h_{1}g''_{m1} + h_{2}g_{m1}g'_{m1} + h_{3}g_{m1}^{3}. \tag{A13}$$

Due to the symmetry of the circuit, parameters  $v_m^\prime$  and  $v_i^\prime$  also follow:

$$v'_m - v'_i = (A_1 - 1)v'_i + A_2{v'_i}^2 + A_3{v'_i}^3.$$
 (A14)

Further substituting (A1), (A2), (A7), (A8), and (A12) into (A9), we express the output current  $i_0$  as the nonlinear function of input signal  $v_s$ 

$$i_o = B_1 a_1 v_s + \left[ (B_1 - 2g_{m2})a_2 + B_2 a_1^2 \right] v_s^2 + \left[ B_1 a_3 + 2(B_2 + 2g'_{m2})a_1 a_2 + B_3 a_1^3 \right] v_s^3$$
 (A15)

where

$$B_{1} = -g_{m4}A_{1} + g_{m2}, \quad B_{2} = -g_{m4}A_{2} + \frac{1}{2}g'_{m4}A_{1}^{2} - \frac{1}{2}g'_{m2}$$

$$B_{3} = -g_{m4}A_{3} + g'_{m4}A_{1}A_{2} - \frac{1}{6}g''_{m4}A_{1}^{3} + \frac{1}{6}g''_{m2}. \quad (A16)$$

Similarly, solving Kirchhoff's equations at the output node  $v_o^\prime$  yields

$$i'_{o} = -B_{1}a_{1}v_{s} + \left[ (B_{1} - 2g_{m2})a_{2} + B_{2}a_{1}^{2} \right]v_{s}^{2} - \left[ B_{1}a_{3} + 2(B_{2} + 2g'_{m2})a_{1}a_{2} + B_{3}a_{1}^{3} \right]v_{s}^{3}.$$
 (A17)

So, we can have the differential output  $i_{o,\text{diff}} = \left(i_o - i_o'\right)/2$  with the canceled second-order distortion. Then, the IIP3 expression is

IIP3 = 
$$\sqrt{\frac{4}{3} \left| \frac{B_1 a_1}{B_1 a_3 + 2(B_2 + 2g'_{m2})a_1 a_2 + B_3 a_1^3} \right|}$$
. (A18)

We also need to find  $a_1$ – $a_3$  to completely characterize the LNA nonlinearity as in the above-mentioned equations. Then, replacing (A12) into (A3), we have the following equation:

$$\frac{-v_s}{R_s} = C_1 v_i + C_2 v_i^2 + C_3 v_i^3 \tag{A19}$$

where

$$\begin{cases} C_1 = -\frac{1}{R_s} + g_{m5}(A_1 - 1) \\ C_2 = g_{m5}A_2 + \frac{1}{2}g'_{m5}(A_1 - 1)^2 \\ C_3 = g_{m5}A_3 + g'_{m5}(A_1 - 1)A_2 + \frac{1}{6}g''_{m5}(A_1 - 1)^3. \end{cases}$$
(A20)

Further replacing (A1) into (A19) and rearranging the equation, we apply the method of undetermined coefficients to the left-hand and right-hand sides of the equation, where all items are with the only independent variable  $v_s$ . The obtained  $a_1$ – $a_3$  are shown in the following:

$$a_1 = \frac{-1}{R_s C_1}, \quad a_2 = \frac{-C_2}{R_s^2 C_1^3}, \quad a_3 = \frac{-2C_2^2}{R_s^3 C_1^5} + \frac{C_3}{R_s^3 C_1^4}.$$
 (A21)

Similarly, solving the combination of (A2), (A4), and (A14) indicates that  $b_1$ – $b_3$  are the same to  $a_1$ – $a_3$ , respectively. Finally, replacing (A21) into (A15), we have

$$B_{1}a_{1} = N(g_{m1} + g_{m3})$$

$$(B_{1} - 2g_{m2})a_{2} + B_{2}a_{1}^{2}$$

$$= -\frac{N}{8} \frac{g_{m1} + 2g_{m3}}{g_{m1} + g_{m3}} \left[ -g'_{m1} + \left(\frac{g_{m1}}{g_{m3}}\right)^{2} g'_{m3} \right]$$

$$+ \frac{1}{8} \left[ \left(\frac{g_{m1}}{g_{m3}}\right)^{2} g'_{m4} - g'_{m2} \right]$$

$$- \frac{Ng_{m3}R_{s}}{8} \left(\frac{g_{m1}}{g_{m3}} + 1\right)^{2} g'_{m5}$$

$$(A23)$$

$$B_{1}a_{3} + 2(B_{2} + 2g'_{m2})a_{1}a_{2} + B_{3}a_{1}^{3}$$

$$= \frac{1}{48} \left[ \left(\frac{g_{m1}}{g_{m3}}\right)^{3} g''_{m4} + g''_{m2} \right] - \frac{R_{s}Ng_{m3}}{48} \left(\frac{g_{m1}}{g_{m3}} + 1\right)^{4}$$

$$\times g''_{m5} + \frac{R_{s}}{32} \left(\frac{g_{m5}}{g_{m3}}\right) \left[ -g'_{m1} + \left(\frac{g_{m1}}{g_{m3}}\right)^{2} g'_{m3} \right] g'_{m2}$$

$$+ \frac{R_{s}}{32} \left( \left(\frac{g_{m1}}{g_{m3}}\right)^{2} g'_{m4} + g'_{m2} \right) \left(\frac{g_{m1}}{g_{m3}} + 1\right)^{2} g'_{m5}$$

$$- \frac{1}{32} \left(\frac{g_{m1}}{g_{m3}}\right) \left(\frac{g_{m1} + 2g_{m3}}{g_{m1} + g_{m3}}\right) \left[ -g'_{m1} + \left(\frac{g_{m1}}{g_{m3}}\right)^{2} g'_{m3} \right]$$

$$\times g'_{m4} - \frac{R_{s}N}{32} \left(\frac{g_{m1}}{g_{m3}} + 1\right)^{2} \left[ -g'_{m1} + \left(\frac{g_{m1}}{g_{m3}}\right)^{2} g'_{m3} \right]$$

$$\times g'_{m5} + \frac{R_{s}^{2}Ng_{m3}}{32} \left(\frac{g_{m1}}{g_{m3}} + 1\right)^{5} g'_{m5}^{2}.$$

$$(A24)$$

## REFERENCES

- F. Bruccoleri, E. A. M. Klumperink, and B. Nauta, "Wide-band CMOS low-noise amplifier exploiting thermal noise canceling," *IEEE J. Solid-State Circuits*, vol. 39, no. 2, pp. 275–282, Feb. 2004.
- [2] S. C. Blaakmeer, E. A. M. Klumperink, D. M. W. Leenaerts, and B. Nauta, "Wideband balun-LNA with simultaneous output balancing, noise-canceling and distortion-canceling," *IEEE J. Solid-State Circuits*, vol. 43, no. 6, pp. 1341–1350, Jun. 2008.
- [3] D.-G. Im, S.-S. Song, H.-T. Kim, and K. Lee, "A wide-band CMOS variable-gain low noise amplifier for multi-standard terrestrial and cable TV tuner," in *Proc. IEEE Radio Freq. Integr. Circuits (RFIC) Symp.*, Jun. 2007, pp. 621–624.
- [4] C.-F. Liao and S.-I. Liu, "A broadband noise-canceling CMOS LNA for 3.1–10.6-GHz UWB receivers," *IEEE J. Solid-State Circuits*, vol. 42, no. 2, pp. 329–339, Feb. 2007.
- [5] W. H. Chen, G. Liu, B. Zdravko, and A. M. Niknejad, "A highly linear broadband CMOS LNA employing noise and distortion cancellation," *IEEE J. Solid-State Circuits*, vol. 43, no. 5, pp. 1164–1176, May 2008.
- [6] S.-S. Song, D.-G. Im, H.-T. Kim, and K. Lee, "A highly linear wideband CMOS low-noise amplifier based on current amplification for digital TV tuner applications," *IEEE Microw. Wireless Compon. Lett.*, vol. 18, no. 2, pp. 118–120, Feb. 2008.
- [7] D. Im, I. Nam, H. T. Kim, and K. Lee, "A wideband CMOS low noise amplifier employing noise and IM2 distortion cancellation for a digital TV tuner," *IEEE J. Solid-State Circuits*, vol. 44, no. 3, pp. 686–698, Mar. 2009.
- [8] D. Im, I. Nam, and K. Lee, "A low power broadband differential low noise amplifier employing noise and IM3 distortion cancellation for mobile broadcast receivers," *IEEE Microw. Wireless Compon. Lett.*, vol. 20, no. 10, pp. 566–568, Oct. 2010.
- [9] K.-H. Chen and S.-I. Liu, "Inductorless wideband CMOS low-noise amplifiers using noise-canceling technique," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 59, no. 2, pp. 305–314, Feb. 2012.

- [10] J.-Y. Bae, S. Kim, H.-S. Cho, I.-Y. Lee, D. S. Ha, and S.-G. Lee, "A CMOS wideband highly linear low-noise amplifier for digital TV applications," *IEEE Trans. Microw. Theory Techn.*, vol. 61, no. 10, pp. 3700–3711, Oct. 2013.
- [11] H. Lee, T. Chung, H. Seo, I. Choi, and B. Kim, "A wideband differential low-noise-amplifier with IM3 harmonics and noise canceling," *IEEE Microw. Wireless Compon. Lett.*, vol. 25, no. 1, pp. 46–48, Jan. 2015.
- [12] T. Chung, H. Lee, D. Jeong, J. Yoon, and B. Kim, "A wideband CMOS noise-canceling low-noise amplifier with high linearity," *IEEE Microw. Wireless Compon. Lett.*, vol. 25, no. 8, pp. 547–549, Aug. 2015.
- [13] H. K. Subramaniyan, E. A. M. Klumperink, V. Srinivasan, A. Kiaei, and B. Nauta, "RF transconductor linearization robust to process, voltage and temperature variations," *IEEE J. Solid-State Circuits*, vol. 50, no. 11, pp. 2591–2602, Nov. 2015.
- [14] N. Codega, P. Rossi, A. Pirola, A. Liscidini, and R. Castello, "A current-mode, low out-of-band noise LTE transmitter with a Class-A/B power mixer," *IEEE J. Solid-State Circuits*, vol. 49, no. 7, pp. 1627–1638, Jul. 2014.
- [15] J. Borremans, P. Wambacq, C. Soens, Y. Rolain, and M. Kuijk, "Low-area active-feedback low-noise amplifier design in scaled digital CMOS," *IEEE J. Solid-State Circuits*, vol. 43, no. 11, pp. 2422–2433, Nov. 2008.
- [16] Z. Lin, P.-I. Mak, and R. P. Martins, "A 0.14-mm<sup>2</sup> 1.4-mW 59.4-dB-SFDR 2.4-GHz ZigBee/WPAN receiver exploiting a 'Split-LNTA + 50% LO' topology in 65-nm CMOS," *IEEE Trans. Microw. Theory Techn.*, vol. 62, no. 7, pp. 1525–1534, Jul. 2014.
- [17] B. Razavi, RF Microelectronics, 2nd ed. Englewood Cliffs, NJ, USA: Prentice-Hall, 2011.
- [18] D. Im and I. Nam, "A wideband digital TV receiver front-end with noise and distortion cancellation," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 61, no. 2, pp. 562–572, Feb. 2014.
- [19] T. W. Kim, B. Kim, and K. Lee, "Highly linear receiver front-end adopting MOSFET transconductance linearization by multiple gated transistors," *IEEE J. Solid-State Circuits*, vol. 39, no. 1, pp. 223–229, Jan. 2004.
- [20] H. Zhang and E. Sanchez-Sinencio, "Linearization techniques for CMOS low noise amplifiers: A tutorial," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 58, no. 1, pp. 22–36, Jan. 2011.
- [21] V. Aparin and L. E. Larson, "Modified derivative superposition method for linearizing FET low-noise amplifiers," *IEEE Trans. Microw. Theory Techn.*, vol. 53, no. 2, pp. 571–581, Feb. 2005.
- [22] E. A. M. Klumperink and H. J. Janssen, "Complementary CMOS current gain cell," *Electron. Lett.*, vol. 27, no. 1, pp. 38–40, Jan. 1991.
- [23] I. Nam, B. Kim, and K. Lee, "CMOS RF amplifier and mixer circuits utilizing complementary characteristics of parallel combined NMOS and PMOS devices," *IEEE Trans. Microw. Theory Techn.*, vol. 53, no. 5, pp. 1662–1671, May 2005.
- [24] T. Chang, J. Chen, L. A. Rigge, and J. Lin, "ESD-protected wideband CMOS LNAs using modified resistive feedback techniques with chipon-board packaging," *IEEE Trans. Microw. Theory Techn.*, vol. 56, no. 8, pp. 1817–1826, Aug. 2008.
- [25] H. M. Geddada, C.-T. Fu, J. Silva-Martinez, and S. S. Taylor, "Wide-band inductorless low-noise transconductance amplifiers with high large-signal linearity," *IEEE Trans. Microw. Theory Techn.*, vol. 62, no. 7, pp. 1495–1505, Jul. 2014.
- [26] A. Mirzaei, H. Darabi, A. Yazdi, Z. Zhou, E. Chang, and P. Suri, "A 65 nm CMOS quad-band SAW-less receiver SoC for GSM/GPRS/EDGE," *IEEE J. Solid-State Circuits*, vol. 46, no. 4, pp. 950–964, Apr. 2011.
- [27] D. Im, "A +9-dBm output P<sub>1db</sub> active feedback CMOS wideband LNA for SAW-less receivers," *IEEE Trans. Circuits Syst. II, Express Briefs*, vol. 60, no. 7, pp. 377–381, Jul. 2013.
- [28] D.-R. Huang, H.-R. Chuang, and Y.-K. Chu, "A 40~900MHz broadband CMOS differential LNA with gain-control for DTV RF tuner," in *Proc. Asian Solid-State Circuits Conf.*, Nov. 2005, pp. 465–468.
- [29] M. El-Nozahi, A. A. Helmy, E. Sanchez-Sinencio, and K. Entesari, "An inductor-less noise-cancelling broadband low noise amplifier with composite transistor pair in 90 nm CMOS technology," *IEEE J. Solid-State Circuits*, vol. 46, no. 5, pp. 1111–1122, May 2011.

- [30] M. Moezzi and M. S. Bakhtiar, "Wideband LNA using active inductor with multiple feed-forward noise reduction paths," *IEEE Trans. Microw. Theory Techn.*, vol. 60, no. 4, pp. 1069–1078, Apr. 2012.
- [31] J. Y.-C. Liu, J.-S. Chen, C. Hsia, P.-Y. Yin, and C.-W. Lu, "A wideband inductorless single-to-differential LNA in 0.18 μm CMOS technology for digital TV receivers," *IEEE Microw. Wireless Compon. Lett.*, vol. 24, no. 7, pp. 472–474, Jul. 2014.
- [32] W. M. C. Sansen, *Analog Design Essentials*. Dordrecht, The Netherlands: Springer, 2006.
- [33] D. Im, I. Nam, and K. Lee, "A CMOS active feedback balun-LNA with high IIP2 for wideband digital TV receivers," *IEEE Trans. Microw. Theory Techn.*, vol. 58, no. 12, pp. 3566–3579, Dec. 2010.
- [34] P. I. Mak and R. Martins, "Design of an ESD-protected ultra-wideband LNA in nanoscale CMOS for full-band mobile TV tuners," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 56, no. 5, pp. 933–942, May 2009.



**Benqing Guo** received the M.Sc. and Ph.D. degrees in electrical engineering from the University of Electronic Science and Technology of China, Chengdu, China, in 2005 and 2011, respectively.

He had several years' industry experience of hardware circuit's development. He is currently a Researcher with the University of Electronic Science and Technology of China. His current research interests include RF/analog integrated circuits and techniques.

Dr. Guo served as a Technical Reviewer for over 15 international journals and conferences, including the IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, the IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION, and the IEEE International Symposium on Circuits and Systems.



**Jun Chen** received the B.S. degree in communication engineering from the University of Electronic Science and Technology of China, Chengdu, China, in 2011, where he is currently pursuing the Ph.D. degree.

His current research interests include wireless transceiver front-end and low-phase noise frequency synthesizer.

Lei Li, photograph and biography are not available at the time of publication.

Haiyan Jin, photograph and biography are not available at the time of publication.

Guoning Yang, photograph and biography are not available at the time of publication.